Venkata Sudhakar, Chowdam, Mohan Babu University (Erstwhile Sree Vidyanikethan Engineering College), India
-
Vol 14, No 2: July 2025 - VLSI Design
Design and evaluation of clock-gating-based approximate multiplier for error-tolerant applications
Abstract PDF
View the IJRES Visitor Statistics
International Journal of Reconfigurable and Embedded Systems (IJRES)
p-ISSN 2089-4864, e-ISSN 2722-2608
This journal is published by the Institute of Advanced Engineering and Science (IAES) in collaboration with Intelektual Pustaka Media Utama (IPMU).
This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.
